



IN APPLIED SCIENCE & ENGINEERING TECHNOLOGY

Volume: 2 Issue: X Month of publication: October 2014
DOI:

www.ijraset.com

Call: 🛇 08813907089 🕴 E-mail ID: ijraset@gmail.com

Volume 2 Issue X, October 2014 ISSN: 2321-9653

## International Journal for Research in Applied Science & Engineering Technology(IJRASET) Image Generation in Microprocessor-based System with Simultaneous Video Memory Read/Write Access

Piyush Bhatia<sup>1</sup>, Rahul Sehrawat<sup>2</sup> IT Department, Maharishi Dayanand University

Abstract: In this paper we present a new architecture of video memory data handling in microprocessor-based systems. This architecture is a solution for the real time image processing systems which requires a significant recording time. The solution is based on a simultaneous video memory read/write. This operation is ensured by hardware splits of video memory in separate capacities and by association of a selecting circuit. This later offers a state port and two communication ports. The first communication port is used for reading and the second for writing.

Key words: Video image generation, simultaneous video memory read/write, software/hardware System, microprocessor-based systems.

### **1 INTRODUCTION**

The video image generation in microprocessor-based systems is ensured by the video card or the graphic card. A video card is composed of several function units working in coordination. The starting point of any image is always from the video RAM. This latter is a memory RAM that is on the video card and contains the image information to be displayed. To generate a video image on the basis of a video RAM, the different components of the video card should complete the reading of its entire memory with a frequency being able to reach 75 cycles per second [1] figure 1. During this reading process, no simultaneous access is authorized. This gives the possibility of a writing process only during the time of the return line and frame. Under these operating conditions, the realization of a display device for real time image processing systems, which requires a significant recording time, remains very complicated.

In this paper, we present a hardware/software solution [2] to enlarge the recording access time. This solution consists in designing a display system which allows a simultaneous reading/writing access.

The suggested architecture is composed of a hardware part and a software part. The hardware part is based on the memory capacity part of the video RAM with separate buses and on the association of a simultaneous selecting circuit. The software part ensures the data transfer to the display system and the recording synchronization with the video RAM reading cycle



Fig 1: Graphic Card Block Diagram

#### **II. IMAGE GENERATIONS IN THE VIDEO CARD**

The image, which represents the video card output signals, is the result of repeated readings of the video RAM with a Digital-to -Analog conversion (DAC) [3] of the enabled data. The maximum time for the writing on this RAM during the frame is given by the following relation.

Page 181

Volume 2 Issue X, October 2014 ISSN: 2321-9653

## International Journal for Research in Applied Science & Engineering Technology(IJRASET)

 $T_w = T_{fr} + T_{lr} \times N_l$   $T_{Fr}$ : The time of return frame.  $T_{Lr}$ : The time of return line  $N_L$ : The number of lines within the frame

## III. IMAGE GENERATION WITH SIMULTANEOUS ACCESS BY TWO LEVELS

The image generation system with simultaneous access by two levels represents the basic architecture of our system. This architecture of visualization uses a video RAM made up of two RAMs. Both RAMs can be selected separately; one can be selected in reading and the second in writing and vice versa. Figure 2 represents the block diagram of the hardware part of this system.



Fig 2: Two Levels System Block Diagram

The software part is designed to carry out a process of permanent recording on the video RAM of this architecture. In the case of a simultaneous access by two levels, the image file is split up into two parts: f1 and f2. File f1 represents the higher part of the image and file f2 the lower part. The software allows the switching between sending data of file f1 and file f2. The synchronization of sending data is related to the selection state of RAMs in our system. Figure 3 illustrates the main flow chart of the software part.



Fig 3: Two Levels System Flow Chart

## IV. IMAGE GENERATION WITH SIMULTANEOUS ACCESS BY SEVERAL LEVELS

The principle of the image generation with simultaneous access by several levels is similar to the principle of construction in two levels. In this structure of visualization, our system uses a video RAM made up of several RAMs. The figure represents the block diagram of the hardware part of this system. This is made up of four units: Interface Unit, Selection Unit, Reading Unit and Digital-to-Analog Conversion (DAC) Unit.

## International Journal for Research in Applied Science & Engineering Technology(IJRASET)

The connection between the units uses the same structure of the two levels system. The size of the state bus depends on the number of the used RAMs. The link between the selection unit and the used RAMs is ensured by several buses: each bus is composed of a data bus, an address bus and a control bus.



Fig 4: N Levels System Block Diagram

This architecture gives a ratio of the writing time over the total time of the video frame varies from 100% to a minimal value  $W_{RN}$ . The ratio  $W_{RN}$  is given by the following form:

$$W_{rN}=(1-\frac{1}{N})+\frac{W_r}{N}$$

N: Represent the number of the RAMs used in our system

$$W_{rN} = \left(1 - \frac{1}{N}\right) + \frac{\left(T_{fr} + T_{br} \times N_{l}\right)}{T_{f} \times N}$$

By using the formula and a value of  $W_R$  equals to 10%,  $W_{RN}$  can take several values according to N. Table 1 presents the values  $W_{RN}$  for N varies from 1 to 100.

The software part of the simultaneous access by several levels splits up the image file into several parts. The result gives N files (f1, f2, f3 ....,  $F_N$ ). The switching of sending data is done by N files. The synchronization of the sending of data is related to the state of selection of the N RAMs, which compose the video RAM of our system. Figure 5 presents the principal flow chart of the software part of the system at several levels.

| Ν               | 1     | 2   | 3      | 4     | 5     | 6     | 7     | 8      | 9     |
|-----------------|-------|-----|--------|-------|-------|-------|-------|--------|-------|
|                 |       |     |        |       |       |       |       |        |       |
| W <sub>RN</sub> | 10%   | 55% | 70%    | 77.5% | 82%   | 85%   | 87.1% | 88.78% | 90%   |
|                 |       |     |        |       |       |       |       |        |       |
| Ν               | 20    | 30  | 40     | 50    | 60    | 70    | 80    | 90     | 100   |
|                 |       |     |        |       |       |       |       |        |       |
| W <sub>RN</sub> | 95,5% | 97% | 97,56% | 98,3% | 98,5% | 98,7% | 98,8% | 99%    | 99,1% |
|                 |       |     |        |       |       |       |       |        |       |

## International Journal for Research in Applied Science & Engineering Technology(IJRASET)



Fig 5. N levels system flow chart

#### V. CONCLUSION

The generation of the images in the video cards connected to the microprocessor-based systems uses repeated readings of the video memory contents. In this paper, we have exposed the main principles of the simultaneous access. We have presented the structure at two levels and then the structure at several levels.

The first practical tests have given a recording rate of 95% for the two levels system and a rate of 98% for the three levels system. Structures higher than three levels have given rates lower than that of three and two levels. This characteristic is due to the complexity of the circuitry and the software processing time that is significant for the several levels systems.

#### REFERENCES

[1] M.Tischer. LA BIBLE PC. EDITIONS MICRO APPLICATION. France. 1997.

[2] G.F.Marchiro. *Découpage Transformationnel pour la Conception de Systèmes Mixtes Logiciel/Matériel*. Thèse de Doctorat. Institut National Polytechnique de Grenoble. France. 1998.

[3] Vijay K. Madisetti and Douglas B. Williams, Digital Signal Processing Handbook, CRC Press, 1999.

[4] M.Maamoun and G.Zerari, *Adressage Matériel dans les Systèmes à Microprocesseur avec un Adressage Physique Etendu*, 2001 IEEE Canadian Conference on Electrical and Computer Engineering (CCECE01). IEEE Canada. Toronto, Ontario, Canada. 2001.

[5] M.Maamoun, A.Benbelkacem, D.Berkani, A.Guessoum, *Interfacing in Microprocessor-based Systems with a Fast Physical Addressing*, The 3rd IEEE International Workshop on System-on-Chip for Real-Time Applications. Calgary, Alberta, Canada. 2003.











45.98



IMPACT FACTOR: 7.129







# INTERNATIONAL JOURNAL FOR RESEARCH

IN APPLIED SCIENCE & ENGINEERING TECHNOLOGY

Call : 08813907089 🕓 (24\*7 Support on Whatsapp)