

# IJRASET

#### International Journal for Research in Applied Science & Engineering Technology

IJRASET is indexed with Crossref for DOI-DOI: 10.22214

Website: www.ijraset.com, E-mail: ijraset@gmail.com



It is here by certified that the paper ID: IJRASET29826, entitled

VLSI Architecture of Encoding using Sols Technique for Reducing Power in DSRC

by

K. Rathna Sree

after review is found suitable and has been published in Volume 8, Issue VI, June 2020

in

International Journal for Research in Applied Science &
Engineering Technology

(International Pear Pavious and Referred Journal)

(International Peer Reviewed and Refereed Journal)
Good luck for your future endeavors



ISRA Journal Impact Factor: **7.429** 









By were

Editor in Chief, iJRASET



## JRASET.

### International Journal for Research in Applied Science & Engineering Technology

IJRASET is indexed with Crossref for DOI-DOI: 10.22214

Website: www.ijraset.com, E-mail: ijraset@gmail.com



It is here by certified that the paper ID: IJRASET29826, entitled

VLSI Architecture of Encoding using Sols Technique for Reducing Power in DSRC

by P. Maheshwari

after review is found suitable and has been published in Volume 8, Issue VI, June 2020

in

International Journal for Research in Applied Science & Engineering Technology
(International Peer Reviewed and Refereed Journal)
Good luck for your future endeavors



ISRA Journal Impact Factor: **7.429** 









By more

Editor in Chief, iJRASET



## JRASET!

### International Journal for Research in Applied Science & Engineering Technology

IJRASET is indexed with Crossref for DOI-DOI: 10.22214

Website: www.ijraset.com, E-mail: ijraset@gmail.com



It is here by certified that the paper ID: IJRASET29826, entitled

VLSI Architecture of Encoding using Sols Technique for Reducing Power in DSRC by

G. Raghavendra Reddy

after review is found suitable and has been published in Volume 8, Issue VI, June 2020

in

International Journal for Research in Applied Science & Engineering Technology
(International Peer Reviewed and Refereed Journal)
Good luck for your future endeavors



ISRA Journal Impact Factor: **7.429** 









Py Lave Editor in Chief, IJRASET



## JRASET

### International Journal for Research in Applied Science & Engineering Technology

IJRASET is indexed with Crossref for DOI-DOI: 10.22214

Website: www.ijraset.com, E-mail: ijraset@gmail.com



It is here by certified that the paper ID: IJRASET29826, entitled

VLSI Architecture of Encoding using Sols Technique for Reducing Power in DSRC

by

P. Ravi Kumar Reddy

after review is found suitable and has been published in Volume 8, Issue VI, June 2020

in

International Journal for Research in Applied Science & Engineering Technology
(International Peer Reviewed and Refereed Journal)

Good luck for your future endeavors



ISRA Journal Impact Factor: **7.429** 









By war

Editor in Chief, iJRASET